DocumentCode :
2521026
Title :
Stacking Technique of Known Good Rebuilt Wafers without Thru-Silicon Via Commercial Applications
Author :
Val, Christian ; Couderc, Pascal ; Boulay, Nadia
Author_Institution :
3D Plus, Paris
fYear :
2008
fDate :
9-12 Dec. 2008
Firstpage :
1306
Lastpage :
1310
Abstract :
A stacking technique of all types of bare dice has been developed. The various manufacturing steps as well as the main applications will be presented. From 2001 to 2005, an important European programme, WALPACK, funded up to 20 Miquest with St Microelectronics, CEA/LETI, Thales, and 3D Plus has allowed to establish the feasibility of a stacking technique totally wafer level process. A trademark registration :"Wirefree Die on Die (WDoD)" has been made for this process. The prototyping and pre series has been made thanks to an agreement between 3D Plus and Philips Semiconductors, now NXP. This wafer level process stacking technique has been named Wireless Die-on-Die (WDoD). It is based on the criteria which we used in the 1990 when we launched our mature and fully qualified 3-D technique: -Use of any kind of standard dice, which means non modified and multi-sourcing -Electrical tests of each level prior to stacking. -Stacking of the die with different size in order to build a System in Package The main steps are based on the following: .Pick-and-Place of the dice on a sticky membrane to make a Known Good Rebuilt Wafer "KGRW" .Moulding to insulate the edges of the dice and rigidify the rebuilt wafer .Redistribution layer (RDL) .Use of double adhesive tape to stack the different KGRW .Dicing of this stacking .Collective electroless plating of the edges of the dicing streets Direct laser patterning of the edges.
Keywords :
adhesives; electroless deposition; laser beam applications; system-in-package; wafer level packaging; bare dice; direct laser patterning; double adhesive tape; electroless plating; moulding; rebuilt wafers; redistribution layer; stacking technique; system in package; wafer level process; wireless die-on-die; Communication industry; Flash memory; Manufacturing; Packaging; Stacking; System testing; Through-silicon vias; Wafer bonding; Wafer scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2008. EPTC 2008. 10th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2117-6
Electronic_ISBN :
978-1-4244-2118-3
Type :
conf
DOI :
10.1109/EPTC.2008.4763611
Filename :
4763611
Link To Document :
بازگشت