Title :
CNFET based ternary magnitude comparator
Author :
Vudadha, Chetan ; Sai Phaneendra, P. ; Sreehari, V. ; Srinivas, M.B.
Author_Institution :
Dept. of Electr. & Electron. Eng., Birla Inst. of Technol. & Sci.-Pilani, Hyderabad, India
Abstract :
Ternary logic is a promising alternative to conventional binary logic, since it is possible to achieve simplicity and energy efficiency due to the reduced circuit overhead. In this paper, a ternary magnitude comparator design based on Carbon Nanotube Field Effect Transistors (CNFETs) is presented. This design eliminates the usage of complex ternary decoder which is a part of existing designs. Elimination of decoder results in reduction of delay and power. Simulations of proposed and existing designs are done on HSPICE and results proves that the proposed 1-bit comparator consumes 81% less power and shows delay advantage of 41.6% compared to existing design. Further a methodology to extend the 1-bit comparator design to n-bit comparator design is also presented.
Keywords :
carbon nanotube field effect transistors; comparators (circuits); field effect logic circuits; multivalued logic circuits; CNFET; HSPICE; carbon nanotube field effect transistors; ternary logic; ternary magnitude comparator design; CNTFETs; Decoding; Design methodology; Logic gates; Multivalued logic; Threshold voltage; CNFET; Comparator; Multi-valued Logic; Ternary logic;
Conference_Titel :
Communications and Information Technologies (ISCIT), 2012 International Symposium on
Conference_Location :
Gold Coast, QLD
Print_ISBN :
978-1-4673-1156-4
Electronic_ISBN :
978-1-4673-1155-7
DOI :
10.1109/ISCIT.2012.6381040