DocumentCode :
2523394
Title :
Towards a framework for system-level design of multiprocessor SoC platforms for media processing
Author :
Chakraborty, Samarjit
Author_Institution :
Dept. of Comput. Sci., Singapore Nat. Univ., Singapore
fYear :
2005
fDate :
23-25 July 2005
Firstpage :
65
Lastpage :
72
Abstract :
Recently, a number of event-centric models have been proposed for analyzing multimedia applications running on multiprocessor system-on-chip (SoC) platforms. This has given shape to a general framework using which different timing and performance analysis questions can be answered in a single coherent manner. Central to this framework is a model for expressing the timing properties associated with different multimedia streams and a means for computing how these properties change as a stream gets successively processed by the different processors of a platform. In contrast to standard event models like periodic or sporadic, this model can accurately capture the data-dependent execution time variabilities associated multimedia tasks and the burstiness of on-chip traffic resulting from multimedia processing. In this paper, we give a high-level view of this framework, describe setups which currently can be modelled using it, and identify possible directions in which this framework should be extended to make it more usable.
Keywords :
logic design; multimedia computing; multiprocessing systems; system-on-chip; media processing; multimedia processing; multimedia stream; multiprocessor system-on-chip; on-chip traffic; system-level design; Costs; Decoding; Energy management; Multimedia systems; Multiprocessing systems; Performance analysis; Streaming media; System-level design; Timing; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Systems, Architecture Processors, 2005. ASAP 2005. 16th IEEE International Conference on
ISSN :
2160-0511
Print_ISBN :
0-7695-2407-9
Type :
conf
DOI :
10.1109/ASAP.2005.63
Filename :
1540367
Link To Document :
بازگشت