DocumentCode :
2523957
Title :
Performance Improvement using Application-Specific Instructions under Hardware Constraints
Author :
Lin, Chijie ; Wu, Jiying ; Shiu, Jerung ; Hung, Chiuyun ; Chen, Desheng ; Wang, Yiwen
Author_Institution :
Dept. of Inf. Eng. & Comput. Sci., Feng Chia Univ. Taichung, Taichung
fYear :
2008
fDate :
29-31 July 2008
Firstpage :
459
Lastpage :
463
Abstract :
An application-specific instruction-set processor (ASIP) is a technique that exploits special characteristics of application(s) to meet the desired performance, cost and power requirements. The generation and selection of Application-Specific Instructions (ASIs) dramatically affect the quality of an ASIP with design constraints such as number of register file I/Os and hardware cost. In this paper, a design flow is developed to automatically combine the disjoint operations as an ASI to enrich the selection varieties. The operation cover-ratio and the ASI latency model are used to select profitable ASIs so that the performance can be improved. The experimental results show the maximal 1.64x speed up can be obtained under hardware cost less than 8000 LEs in Altera FPGA.
Keywords :
application specific integrated circuits; instruction sets; integrated circuit design; logic design; microprocessor chips; ASI latency model; ASIP technique; application-specific instruction-set processor; design constraints; design flow; hardware constraints; hardware cost constraint; performance improvement; register file I/O; Application specific processors; Computer science; Costs; Delay; Embedded software; Field programmable gate arrays; Hardware; Power engineering and energy; Reduced instruction set computing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Software and Systems, 2008. ICESS '08. International Conference on
Conference_Location :
Sichuan
Print_ISBN :
978-0-7695-3287-5
Type :
conf
DOI :
10.1109/ICESS.2008.30
Filename :
4595597
Link To Document :
بازگشت