DocumentCode :
2524391
Title :
Dynamic Configurable Floating-Point FFT Pipelines and Hybrid-Mode CORDIC on FPGA
Author :
Zhou, Jie ; Dong, Yazhuo ; Dou, Yong ; Lei, Yuanwu
Author_Institution :
Dept. of Comput. Sci., Nat. Univ. of Defense Technol. Changsha, Changsha
fYear :
2008
fDate :
29-31 July 2008
Firstpage :
616
Lastpage :
620
Abstract :
Floating-point fast Fourier transform (FFT) processor and coordinate rotation digital computer (CORDIC) element play important roles in communication and radar applications. But even with the rapid development of large-scale integrated circuit, it is usually impractical to implement these floating-point computations on FPGA, as they will consume a large amount of chip resources. In this paper, a compact SAR processor, composed of four 1D FFT-PEs (processing elements) and a CORDIC co-processor, is implemented on FPGA. In particular, a dynamic configurable pipeline is used in FFT-PE to reduce the area consumption through reusing floating-point units. And the 32-bit floating-point hybrid-mode CORDIC co-processor is implemented to generate compensation factors and compute transcendental functions in SAR image visualization phase. Experimental results show that our SAR processor performs well both in area and latency. It consumes about 40% of LUTs and DSPs, and about 48% of memory bits on a StratixII FPGA. Moreover, 32-bit floating-point hybrid-mode CORDIC co-processor only occupies about 2.6% LUTs and Registers of Virtex5 and achieves a clock frequency of 217 MHz. Regarding the latency, it takes 1232.6 ms to transform the SAR raw data of 4K*4K into a visible image of 256 grey levels and can meet the real-time requirement.
Keywords :
digital signal processing chips; fast Fourier transforms; field programmable gate arrays; image processing; radar imaging; synthetic aperture radar; DSP; FPGA; LUT; Registers; SAR image visualization phase; StratixII FPGA; Virtex5; compact SAR processor; compensation factors; coordinate rotation digital computer; dynamic configurable floating-point FFT pipelines; fast Fourier transform; frequency 217 MHz; hybrid-mode CORDIC coprocessor; large-scale integrated circuit; Coprocessors; Delay; Fast Fourier transforms; Field programmable gate arrays; Hybrid power systems; Large scale integration; Pipelines; Radar applications; Table lookup; Visualization; CORDIC; Dynamic configurable pipeline; FFT; FPGA; Floating-point;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Software and Systems, 2008. ICESS '08. International Conference on
Conference_Location :
Sichuan
Print_ISBN :
978-0-7695-3287-5
Type :
conf
DOI :
10.1109/ICESS.2008.95
Filename :
4595618
Link To Document :
بازگشت