DocumentCode :
252447
Title :
Reduced clock harmonic distortion technique in maximum tunable switched-R-MOSFET-C filters
Author :
Alagappan, Arunvenkatesh ; Soto-Aguilar, Sergio ; Sanchez-Sinencio, Edgar
Author_Institution :
Analog & Mixed-Signal Center, Texas A&M Univ., College Station, TX, USA
fYear :
2014
fDate :
3-6 Aug. 2014
Firstpage :
1037
Lastpage :
1040
Abstract :
In this paper a method to reduce the harmonic distortion caused by the switching operation in switched-R-MOSFET-C filters is presented. The technique is demonstrated through simulations and backed by analytical expressions for first order active RC and second order biquad filters; the improvement in clock distortion is presented and compared with previously reported architectures. The proposed harmonic cancellation technique shows an improvement of more than 33 dB over previous architectures without compromising the tuning range.
Keywords :
MOSFET circuits; RC circuits; biquadratic filters; harmonic distortion; harmonics suppression; switched filters; analytical expressions; clock distortion; first order active RC biquad filters; harmonic cancellation technique; maximum tunable switched-R-MOSFET-C filters; reduced clock harmonic distortion technique; second order biquad filters; switching operation; Clocks; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2014 IEEE 57th International Midwest Symposium on
Conference_Location :
College Station, TX
ISSN :
1548-3746
Print_ISBN :
978-1-4799-4134-6
Type :
conf
DOI :
10.1109/MWSCAS.2014.6908595
Filename :
6908595
Link To Document :
بازگشت