DocumentCode :
2525038
Title :
Design driven patterning optimizations for low K1 lithography
Author :
Agarwal, Kanak ; Banerjee, Shayak
Author_Institution :
IBM Austin Res. Lab., Austin, TX, USA
fYear :
2012
fDate :
May 30 2012-June 1 2012
Firstpage :
1
Lastpage :
4
Abstract :
Conventional resolution enhancement techniques (RET) are becoming increasingly inadequate at addressing the challenges of subwavelength lithography. However, the relentless pursuit of feature scaling can be continued for several more generations through increased co-optimization of design and process. A key enabler for such co-optimization is enhancement of design-manufacturing interface to allow more information than traditional layout shapes to be propagated to lithography. We describe a method to generate this additional information in the form of shape tolerances on layout polygons. We further propose an integrated model-based retargeting and optical proximity correction (OPC) flow to optimize lithographic process window in the presence of shape tolerances. Our simulation results show that this increased level of interaction between design and lithography can lead to fewer process hotspots on-wafer compared to conventional design-oblivious methods.
Keywords :
optimisation; proximity effect (lithography); OPC flow; RET; design driven patterning optimization; design-manufacturing interface; feature scaling; layout polygon; lithographic process window; low K1 lithography; model-based retargeting; optical proximity correction; resolution enhancement technique; shape tolerance; subwavelength lithography; Adaptive optics; Layout; Lithography; Metals; Optimization; Shape;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IC Design & Technology (ICICDT), 2012 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
pending
Print_ISBN :
978-1-4673-0146-6
Electronic_ISBN :
pending
Type :
conf
DOI :
10.1109/ICICDT.2012.6232834
Filename :
6232834
Link To Document :
بازگشت