DocumentCode
2525149
Title
Current mode low BW - large peaking time CMOS S-G shaper using CA building cells
Author
Noulis, T. ; Voulkidou, A. ; Siskos, S. ; Sarrabayrouse, G.
Author_Institution
Phys. Dept., Aristotle Univ. of Thessaloniki, Thessaloniki, Greece
fYear
2010
fDate
26-28 April 2010
Firstpage
290
Lastpage
295
Abstract
A novel CMOS current mode shaper for front end electronics is developed. In particular, a semi-Gaussian shaper implementation based on current mode cells (current amplifiers) is designed using an advanced filter design technique. Although the shaper architecture is fully integrated, it satisfies a relatively large peaking time specification. An analysis is also performed regarding the optimum selection of an inductor element simulator - three respective structures are designed using CAs, CCIIs and OTAs. The topologies are analytically compared in terms of noise performance, power consumption, total harmonic distortion (THD) and dynamic range (DR) in order to examine which is the most preferable in the SG shaper configuration. Analysis is supported by simulations results in a 0.35 μm process by Austria Mikro Systeme (AMS).
Keywords
CMOS integrated circuits; amplifiers; digital filters; harmonic distortion; CA building cells; CMOS current mode shaper; SG shaper configuration; advanced filter design; current amplifiers; current mode cells; current mode low BW; dynamic range; front end electronics; inductor element simulator; large peaking time CMOS S-G shaper; noise performance; power consumption; semi-Gaussian shaper; shaper architecture; total harmonic distortion; Analytical models; Buildings; Content addressable storage; Energy consumption; Filters; Harmonic analysis; Inductors; Noise shaping; Performance analysis; Topology;
fLanguage
English
Publisher
ieee
Conference_Titel
MELECON 2010 - 2010 15th IEEE Mediterranean Electrotechnical Conference
Conference_Location
Valletta
Print_ISBN
978-1-4244-5793-9
Type
conf
DOI
10.1109/MELCON.2010.5476282
Filename
5476282
Link To Document