Title :
Implicit test generation for behavioral VHDL models
Author :
Ferrandi, Fabrizio ; Fummi, Franco ; Sciuto, Donatella
Author_Institution :
Dipt. di Elettronica e Inf., Politecnico di Milano, Italy
Abstract :
This paper proposes a behavioral-level test pattern generation algorithm for behavioral VHDL descriptions. The proposed approach is based on the comparison between the implicit description of the fault-free behavior and the faulty behavior, obtained through a new behavioral fault model. The paper will experimentally show that the test patterns generated at the behavioral level provide a very high stuck-at fault coverage when applied to different gate-level implementations of the given VHDL behavioral specification. Gate-level ATPGs applied on these same circuits obtain lower fault coverage, in particular when considering circuits with hard to detect faults
Keywords :
automatic test pattern generation; fault diagnosis; hardware description languages; logic testing; ATPG; behavioral VHDL models; design flow; fault coverage; fault injection; fault model; fault-free behaviour; gate-level implementations; stuck-at fault coverage; test generation; test pattern generation algorithm; Automata; Circuit faults; Circuit testing; Electronic design automation and methodology; Fault diagnosis; Guidelines; High level synthesis; Logic testing; Performance evaluation; Test pattern generators;
Conference_Titel :
Test Conference, 1998. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-5093-6
DOI :
10.1109/TEST.1998.743202