Title :
A VLSI system architecture for lossless image compression
Author :
Aruru, S.B. ; Ranganathan, N. ; Namuduri, K.R.
Author_Institution :
Center for Microelectron. Res., Univ. of South Florida, Tampa, FL, USA
Abstract :
This paper describes a VLSI architecture for lossless image compression based on the variable block size segmentation (VBSS) scheme. The VBSS scheme segments the image into variable size blocks, extracts the redundancy features in them, and encodes the blocks using suitable coding techniques in order to obtain maximum compression. The scheme is computationally intensive and time consuming when implemented in software. The proposed architecture fully utilizes the principles of parallelism and pipelining in order to obtain high speed and throughput. It requires simple basic cells and regular nearest-neighbor communication making it suitable for VLSI implementation
Keywords :
systolic arrays; VLSI architecture; image coding; lossless image compression; parallel processing; pipeline processing; redundancy feature extraction; systolic arrays; variable block size segmentation; Computer architecture; Image coding; Image segmentation; Image storage; Microelectronics; Pipeline processing; Testing; Throughput; Transform coding; Very large scale integration;
Conference_Titel :
Pattern Recognition, 1996., Proceedings of the 13th International Conference on
Conference_Location :
Vienna
Print_ISBN :
0-8186-7282-X
DOI :
10.1109/ICPR.1996.547634