DocumentCode :
2527335
Title :
A CMOS 0.35-μm, 3.3-V PLL synthesizer for Bluetooth transmitter
Author :
Saâd, Sehmi ; Mhiri, Mongia ; Ben Hammadi, Aymen ; Besbes, Kamel
Author_Institution :
Microelectron. & Instrum. LR, Univ. of Monastir, Monastir, Tunisia
fYear :
2012
fDate :
16-18 May 2012
Firstpage :
1
Lastpage :
5
Abstract :
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 2.4 and 2.479 GHz with 1-MHz channel spacing and settles in approximately 100 μs is presented. The highlights of the topology are an N integer PLL architecture that operates with 1-MHz reference frequency and a passive discrete-time loop filter. The output signal is generated by a simple cross-coupled LC VCO and divided by a programmable frequency divider. The proposed PLL is designed to be employed as a synthesizer for Bluetooth transmitter in a low-cost CMOS technology. Simulated in 0.35-μm CMOS process, the PLL consumes 9.87 mA from a 3.3 V supply and achieves phase noise of -128.68 dBc/Hz at 3 MHz offset and spurs of -67 dBc at 3 MHz.
Keywords :
Bluetooth; frequency dividers; frequency synthesizers; passive filters; phase locked loops; Bluetooth transmitter; CMOS phase-locked loop; N integer PLL architecture; PLL synthesizer; channel spacing; cross-coupled LC VCO; frequency 1 MHz; low-cost CMOS technology; passive discrete-time loop filter; programmable frequency divider; voltage 3.3 V; Bluetooth; CMOS integrated circuits; Frequency synthesizers; Phase locked loops; Phase noise; Synthesizers; Voltage-controlled oscillators; Bluetooth; CMOS; PLL; frequency synthesizers; wireless communications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2012 7th International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-1-4673-1926-3
Type :
conf
DOI :
10.1109/DTIS.2012.6232954
Filename :
6232954
Link To Document :
بازگشت