Title :
Microprocessor technology trends
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
During the next 5 years, with supply voltages below 2.5 volts, CMOS processes will provide worst case 32 bit adder delays below 1.0 ns with minimum Leff below 0.25 microns. CMOS processor frequencies will increase above 350 MHz for highly pipelined servers, and above 200 MHz for low power notebooks. With the increase in power, circuit design methods for low power notebooks will diverge from highly pipelined servers. Die size will not increase due to interconnect delay limitations and fabrication costs. This will reduce the rate of increase in transistor count on one die. Circuit techniques will be applied to achieve higher functionality per transistor and reduce power, delay, and area. BiNMOS will not maintain sufficient advantage over CMOS to be useful at voltages below 2.5 volts.<>
Keywords :
BIMOS integrated circuits; CMOS digital integrated circuits; microprocessor chips; technological forecasting; 0.25 micron; 2.5 V; 200 MHz; 350 MHz; BiNMOS processor; CMOS processor; interconnect delay limitations; microprocessor technology; Added delay; Adders; CMOS process; CMOS technology; Circuit synthesis; Fabrication; Frequency; Integrated circuit interconnections; Microprocessors; Voltage;
Conference_Titel :
Electron Devices Meeting, 1994. IEDM '94. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-2111-1
DOI :
10.1109/IEDM.1994.383415