DocumentCode :
2527724
Title :
A mesochronous outfit for Network-on-Chip´s interconnects retiming
Author :
Zid, Mounir ; Tourki, Rached ; Scandurra, Alberto ; Pistritto, Carlo
Author_Institution :
Micro-Electron. Lab., Fac. of Sci. of Monastir, Monastir, Tunisia
fYear :
2012
fDate :
16-18 May 2012
Firstpage :
1
Lastpage :
6
Abstract :
Current VLSI systems-on-Chips (SoCs) integrate billions of transistors and are clocked with multi-gigahertz clock frequencies. As the geometrical dimensions of both devices and wires in theses systems become smaller, the internal communication performance between the SoC´s blocks is heavily affected by the on-chip interconnect wire delays. In this paper, we propose a high efficient mesochronous outfit for network on chip (NoC) interconnects retiming. The proposed solution resolves the problem of clock skew and signal delays by using a delay locked loop (DLL) and a strobe signal to gauge the phase difference between two clock domains in a SoC. The asynchronism problem in the system is avoided by a data retiming accomplished by delaying signals with the mean of controllable delay buffers. The outfit foster alleviates the system´s design complexity and results in a significant gain in their performances. The proposed device was implemented in 250 nm process technology and simulated for the worst case conditions using Tanner tool. Under a 3.3 V power supply and synched with a 800 MHz clock, the synchronizer consumes about 33.4 mW per bitline at room temperature.
Keywords :
VLSI; delay lock loops; integrated circuit interconnections; network-on-chip; Tanner tool; VLSI; controllable delay buffers; delay locked loop; frequency 800 MHz; interconnects retiming; internal communication; mesochronous outfit; multi-gigahertz clock frequencies; network-on-chip; on-chip interconnect wire delays; phase difference; power 33.4 mW; power supply; systems-on-chips; temperature 293 K to 298 K; transistors; voltage 3.3 V; Clocks; Delay; Integrated circuit interconnections; Synchronization; System-on-a-chip; Transistors; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2012 7th International Conference on
Conference_Location :
Gammarth
Print_ISBN :
978-1-4673-1926-3
Type :
conf
DOI :
10.1109/DTIS.2012.6232973
Filename :
6232973
Link To Document :
بازگشت