DocumentCode :
2528203
Title :
Plenary presentation — Keynote I — Goldilocks failures: Not too soft, not too hard
Author :
Nassif, S. ; Marinissen, Erik Jan
Author_Institution :
IBM, USA
fYear :
2012
fDate :
28-31 May 2012
Firstpage :
1
Lastpage :
1
Abstract :
The semiconductor industry continues to push Silicon scaling for the next ten years since no viable alternative technology is sufficiently mature in that time frame. Simultaneously, the delay in crucial technologies like UV complicates further scaling by increasing cost and imposing ever larger tolerances that erode performance and density gains. The increasing levels of variability are creating new types of circuit failures which fall between the traditional "hard" and "soft" categories. This phenomena has been observed for some time in SRAM, but it is now seen in other sensitive circuits like latches. Studying this behavior leads to two important research opportunities: bridging the gap between performance prediction and test, as well as preparing the CAD and Test communities for future post-CMOS technologies.
Keywords :
CAD; CMOS integrated circuits; SRAM chips; elemental semiconductors; failure analysis; flip-flops; semiconductor industry; silicon; CAD; SRAM; circuit failure; hard circuit failure; latch; plenary presentation; post-CMOS technology; semiconductor industry; silicon scaling; soft circuit failure; test community;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2012 17th IEEE European
Conference_Location :
Annecy
Print_ISBN :
978-1-4673-0696-6
Electronic_ISBN :
978-1-4673-0695-9
Type :
conf
DOI :
10.1109/ETS.2012.6232999
Filename :
6232999
Link To Document :
بازگشت