DocumentCode :
2528955
Title :
Enhanced wafer matching heuristics for 3-D ICs
Author :
Pavlidis, Vasilis F. ; Xu, Hu ; De Micheli, Giovanni
Author_Institution :
Integrated Syst. Lab., EPFL, Lausanne, Switzerland
fYear :
2012
fDate :
28-31 May 2012
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Pre-bond test has been identified as a vital step for the wafer level integration of 3-D ICs. The data obtained during this step can guide the subsequent manufacturing stages to improve the functional or parametric yield of the 3-D stack. The existing methods, however, do not relate directly the performance of the resulting circuits with sales revenues. More importantly, methods that consider the distribution of speed of the assembled 3-D stacks neglect the partition of the critical path delay across the layers of the stack. In other words, a physical layer that does not include any critical path does not primarily determine the performance of the system. Consequently, for a method that aims at maximizing the profit that can be made from a 3-D system, this layer should be treated differently.
Keywords :
assembling; delays; integrated circuit manufacture; integrated circuit yield; three-dimensional integrated circuits; 3D IC; 3D stack assembly; critical path delay; functional yield; manufacturing stage; parametric yield; pre-bond testing; profit maximization; sale revenue; speed distribution; wafer level integration; wafer matching heuristic enhancement; Delay; Europe; Integrated circuit modeling; Laboratories; Manufacturing; Marketing and sales; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2012 17th IEEE European
Conference_Location :
Annecy
Print_ISBN :
978-1-4673-0696-6
Electronic_ISBN :
978-1-4673-0695-9
Type :
conf
DOI :
10.1109/ETS.2012.6233032
Filename :
6233032
Link To Document :
بازگشت