Title :
Neuron machine: Parallel and pipelined digital neurocomputing architecture
Author :
Byungik Ahn, Jerry
Author_Institution :
Adv. Inst. of Technol., KT, Seoul, South Korea
Abstract :
Neurocomputers supporting very-large-scale artificial neural networks are in demand. In this paper, a synchronous digital neurocomputing architecture called Neuron Machine is proposed. In this architecture, memories are arranged such that data for a large number of neural connections can be stored and accessed simultaneously. This memory structure enables both parallel computation of multiple connections and pipelining of a series of computation stages, thereby exploiting a large amount of parallelism. In addition, there are no fundamental limitations on the network size and topology of the artificial neural networks that it can compute. The proposed architecture was implemented on a field-programmable gate array (FPGA), and it was demonstrated that a learning speed in excess of 70 giga connection updates per second (GCUPS) can be achieved using a single chip. This architecture can be used to implement large-scale general-purpose neuro-computers or neurochips in real-time applications.
Keywords :
field programmable gate arrays; neural net architecture; parallel architectures; pipeline processing; FPGA; artificial neural network; field-programmable gate array; memory structure; neurochip; neuron machine; parallel computation; parallel digital neurocomputing architecture; pipelined digital neurocomputing architecture; synchronous digital neurocomputing architecture; Artificial neural networks; Biological neural networks; Clocks; Computer architecture; Neurons; Niobium; Pipeline processing; Artificial Neural Networks; FPGA; Hardware; Learning;
Conference_Titel :
Computational Intelligence and Cybernetics (CyberneticsCom), 2012 IEEE International Conference on
Conference_Location :
Bali
Print_ISBN :
978-1-4673-0891-5
DOI :
10.1109/CyberneticsCom.2012.6381635