DocumentCode :
2529579
Title :
A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
Author :
Tahmasebi, A. ; Kamali, A. ; Bahar, H. Balazadeh ; Kanani, Z. D Koozeh
Author_Institution :
Islamic Azad Univ., Sarab, Iran
fYear :
2009
fDate :
3-5 April 2009
Firstpage :
225
Lastpage :
228
Abstract :
This paper describes a new Background calibration technique for pipeline analog-to-digital converters (ADCs). The new scheme utilizes an existing digital foreground calibration algorithm and extends it to work in background. The goal is to digitally calibrate the pipeline ADCs in the background without stopping the input conversion. In this method one additional stage connected in parallel to the stage under calibration and one cyclic ADC are used to accommodate the calibration. The extra stage and the cyclic ADC are only used during the calibration process. Sources of error in pipeline architectures and effects of error on residue plot of 1-bit per stage are identified and discussed. The digital background calibration accounts for capacitor mismatch, comparator offset, charge injection and finite op-amp gain. By applying proposed calibration to a 12 bit resolution pipeline ADC, maximum INL improved from 14 to 0.6 LSB, and maximum DNL improved from 26 to 0.8 LSB.
Keywords :
analogue-digital conversion; calibration; digital circuits; mixed analogue-digital integrated circuits; digital background calibration technique; pipeline analog-to-digital converters; Analog-digital conversion; Calibration; Capacitors; Operational amplifiers; Pipelines; Signal processing; Signal processing algorithms; Signal resolution; Topology; Voltage; Analog to digital converter (ADC); digital calibration; pipeline converters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Acquisition and Processing, 2009. ICSAP 2009. International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-0-7695-3594-4
Type :
conf
DOI :
10.1109/ICSAP.2009.51
Filename :
5163860
Link To Document :
بازگشت