DocumentCode :
252959
Title :
An efficient novel latch design for sequential applications
Author :
Dua, Tripti ; Sharma, K.G. ; Sharma, Toshi
Author_Institution :
Electron. & Commun. Dept, MUST, India
fYear :
2014
fDate :
9-11 May 2014
Firstpage :
1
Lastpage :
4
Abstract :
Due to increased demand of portable and battery operated devices, ultra-low power and high speed devices with less area requirement are vital nowadays. Latch is the basic element for all the sequential circuits. This research paper proposes a 5-transistor level sensitive flip-flop and comparison results with the existing design are presented. Proposed and existing designs are paralleled in 32nm and 22nm technologies to check their technology independence. Comparative simulations demonstrate that the proposed latch offers better results in terms of power, area and speed.
Keywords :
flip-flops; high-speed integrated circuits; logic design; low-power electronics; sequential circuits; transistor circuits; battery operated devices; five-transistor level sensitive flip-flop; high speed devices; latch design; portable devices; sequential circuits; size 22 nm; size 32 nm; ultra-low power devices; Computers; Latches; 5T Latch; 6T Latch; Delay; Latch; PDP; Power Consumption;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Recent Advances and Innovations in Engineering (ICRAIE), 2014
Conference_Location :
Jaipur
Print_ISBN :
978-1-4799-4041-7
Type :
conf
DOI :
10.1109/ICRAIE.2014.6909109
Filename :
6909109
Link To Document :
بازگشت