DocumentCode :
2531238
Title :
High speed architectural implementation of CORDIC algorithm
Author :
Lakshmi, B. ; Dhar, A.S.
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol. Kharagpur, Kharagpur
fYear :
2008
fDate :
19-21 Nov. 2008
Firstpage :
1
Lastpage :
5
Abstract :
Advances in the VLSI technology have provided designers with significant impetus for porting algorithm into architecture. In this paper, we propose an architecture with low latency for the implementation of CORDIC algorithm in rotation mode suited for parallel and pipelined operation. In our proposed architecture, redundant radix-4 arithmetic is employed to reduce iteration delay and halve the number of iterations. The iteration delay is further reduced by predicting the directions of all microrotations without performing rotation.
Keywords :
VLSI; parallel architectures; pipeline arithmetic; CORDIC algorithm; VLSI technology; high speed architectural implementation; iteration delay; parallel operation; pipelined operation; redundant radix-4 arithmetic; Arithmetic; Computer architecture; Costs; Delay; Design engineering; Electronic mail; Iterative algorithms; Registers; Signal processing algorithms; Variable speed drives; CORDIC algorithm; radix-4; redundant arithmetic; rotation mode;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2008 - 2008 IEEE Region 10 Conference
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4244-2408-5
Electronic_ISBN :
978-1-4244-2409-2
Type :
conf
DOI :
10.1109/TENCON.2008.4766767
Filename :
4766767
Link To Document :
بازگشت