Title :
Selecting built-in self-test configurations for field programmable gate arrays
Author :
Stroud, Charles ; Lee, Eric ; Konala, Srinivasa ; Abramovici, Miron
Author_Institution :
Dept. of Electr. Eng., Kentucky Univ., Lexington, KY, USA
Abstract :
In our previous work, we have described a built-in self-test (BIST) approach for RAM-based field programmable gate arrays (FPGAs), which exploits the reprogrammability of the FPGA to create BIST logic only during off-line testing. The cost is additional external memory required to store the BIST reconfiguration data, leaving all FPGA logic resources available for system functions. In this paper, the memory requirements as well as the testing time are minimized by selecting a few BIST configurations which provide high fault coverage for inspection tests at board and system manufacturing as well as for efficient system diagnostics and field testing
Keywords :
SRAM chips; built-in self test; design for testability; field programmable gate arrays; logic design; logic testing; BIST logic; BIST reconfiguration data; FPGA; FPGA logic resources; built-in self-test; cost; external memory; fault coverage; field programmable gate arrays; field testing; inspection tests; memory requirements; off-line testing; system diagnostics; testing time; Automatic testing; Built-in self-test; Cost function; Field programmable gate arrays; Inspection; Logic testing; Programmable logic arrays; Random access memory; Reconfigurable logic; System testing;
Conference_Titel :
AUTOTESTCON '96, Test Technology and Commercialization. Conference Record
Conference_Location :
Dayton, OH
Print_ISBN :
0-7803-3379-9
DOI :
10.1109/AUTEST.1996.547673