DocumentCode :
2531476
Title :
Efficient FPGA Implementation of Spread Spectrum Transceiver
Author :
Si, Li ; Cheng, Tao
Author_Institution :
Sch. of Electron. & Inf. Eng., Beijing Jiaotong Univ.
Volume :
1
fYear :
2007
fDate :
12-14 Feb. 2007
Firstpage :
464
Lastpage :
467
Abstract :
This paper proposes an improved scheme of a spread spectrum transceiver based on FPGA, which is capable of meeting wide application requirements. In order to improve the efficiency, two critical modules are refined, one is a modified matched filter, and the other one is an improved digital carrier recovery loop. Compared with the typical matched filter scheme, the modified one can save about 31.48% of logic elements. The improved carrier recovery loop is implemented by all digital methods. It can not only be integrated into one chip without any analog section, but also consume low thermal power. Besides, in this paper, a brand-new scheme of spread spectrum communication system based on SOPC is introduced, which adopts the ALTERA Nios II embedded soft cores as the center control processor.
Keywords :
field programmable gate arrays; matched filters; spread spectrum communication; transceivers; ALTERA Nios II embedded soft cores; FPGA implementation; SOPC; digital carrier recovery loop; matched filter; spread spectrum communication system; spread spectrum transceiver; Communication system control; Demodulation; Field programmable gate arrays; Frequency synchronization; Logic; Matched filters; Quadrature phase shift keying; Spread spectrum communication; Transceivers; Transmitters; FPGA; SOPC; spread spectrum; synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, The 9th International Conference on
Conference_Location :
Gangwon-Do
ISSN :
1738-9445
Print_ISBN :
978-89-5519-131-8
Type :
conf
DOI :
10.1109/ICACT.2007.358395
Filename :
4195174
Link To Document :
بازگشت