DocumentCode :
2531577
Title :
An optimal architecture for a multimode ADC, based on the cascade of a /spl Sigma//spl Delta/ modulator and a flash converter
Author :
Gerosa, Andrea ; Bevilacqua, Andrea ; Neviani, Andrea ; Xotta, Andrea
Author_Institution :
Dept. of Inf. Eng., Padova Univ.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This work proposes an architecture for a multimode ADC. The architecture is based on the cascade of a single-bit 2-1 SigmaDelta modulator and a 4-bit flash converter. Furthermore such an architecture is mapped in a modular implementation, which allows to easily reconfigure modulator order, oversampling ratio and equivalent number of bits of the internal quantizer. As a consequence the proposed converter can fulfil the requirement of a wide range of standards: GSM, Bluetooth, UMTS and WLANa. The achieved dynamic range is 85dB, 72dB, 62dB and 59dB for GSM, Bluetooth, UMTS and WLANa, respectively. The corresponding power consumption is 4.6mW, 5.5mW, 7.4mW and 18.9mW
Keywords :
3G mobile communication; Bluetooth; cellular radio; sigma-delta modulation; wireless LAN; 18.9 mW; 4 bit; 4.6 mW; 5.5 mW; 7.4 mW; Bluetooth; GSM; UMTS; WLANa; flash converter; internal quantizer; multimode ADC; optimal architecture; power consumption; sigma-delta modulator; 3G mobile communication; Bandwidth; Bluetooth; Dynamic range; Energy consumption; Filters; GSM; Modulation coding; Switching converters; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692653
Filename :
1692653
Link To Document :
بازگشت