Title :
Design of a 1.2-V cascade continuous-time /spl Delta//spl Sigma/ modulator for broadband telecommunications
Author :
Tortosa, Ramón ; De la Rosa, José M. ; Rodriguez-Vázquez, Angel ; Fernández, Francisco V.
Author_Institution :
Inst. de Microelectron. de Sevilla
Abstract :
This paper presents the design of a continuous-time multibit cascade 2-2-1 DeltaSigma modulator for broadband telecom systems. The modulator architecture has been synthesized directly in the continuous-time domain instead of using a discrete-to-continuous time transformation. This method results in a more efficient modulator in terms of noise shaping, power consumption and sensitivity to circuit element tolerances. The design of the circuit, realized in a 0.13mum CMOS technology, is based upon a top-down CAD methodology which combines simulation and statistical optimization at different levels of the modulator hierarchy. The estimated power consumption is 60mW from a 1.2-V supply voltage when clocked at 240MHz. Simulation results show 80-dB effective resolution within a 20-MHz signal bandwidth
Keywords :
CMOS integrated circuits; circuit CAD; delta-sigma modulation; time-domain synthesis; 0.13 micron; 1.2 V; 20 MHz; 240 MHz; 60 mW; CMOS technology; broadband telecommunications; cascade continuous-time DeltaSigma modulator; circuit design; circuit element tolerances; continuous time domain; modulator architecture; noise shaping; power consumption; power sensitivity; top-down CAD; CMOS technology; Circuit simulation; Circuit synthesis; Delta modulation; Design automation; Design optimization; Energy consumption; Noise shaping; Telecommunications; Voltage;
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
DOI :
10.1109/ISCAS.2006.1692654