DocumentCode :
2531675
Title :
The design of multiplierless FIR filters with a minimum adder step and reduced hardware complexity
Author :
Maskell, Douglas L. ; Leiwo, Jussipekka ; Patra, Jagdish C.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore
fYear :
2006
fDate :
21-24 May 2006
Abstract :
We propose an algorithm for reducing the hardware complexity of linear phase FIR digital filters without resorting to an increase in the number of adder steps in the multiplier block adders. We aggressively reduce both the coefficient wordlength and the number of non-zero bits in the filter coefficients so that the adder step can be minimized. The hardware implementation of the coefficients is such that the number of full adders is proportional to the product of the input signal wordlength and the number of adders. That is, in general, the number of full adders is independent of the coefficient wordlength and the number of shifts between nonzero bits in the coefficient. Results show that the proposed technique achieves a 67% and 71% reduction in the number of multiplier block adders and the number of multiplier block full adders respectively. Our technique has been successfully applied to filters with up to 500 taps
Keywords :
FIR filters; adders; logic design; FIR digital filters; adder step; coefficient wordlength; filter coefficients; input signal wordlength; linear phase filters; multiplier block adders; multiplierless FIR filters; Adders; Application software; Birth disorders; Digital filters; Finite impulse response filter; Frequency; Hardware design languages; Nonlinear filters; Simulated annealing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692658
Filename :
1692658
Link To Document :
بازگشت