DocumentCode :
2531850
Title :
A stimulator output stage with capacitor reduction and failure-checking techniques
Author :
Liu, Xiao ; Demosthenous, Andreas ; Donaldson, Nick
Author_Institution :
Dept. of Electron. & Electr. Eng., Univ. Coll. London
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
644
Abstract :
The use of blocking capacitors in the output stages of implantable stimulators for functional electrical stimulation (FES) applications, is common practice for safety reasons. However, these capacitors tend to dominate the implant volume. This paper describes a stimulator output stage circuit which overcomes this limitation. The circuit features a novel capacitor reduction technique for implant miniaturization, and a simple failure-checking mechanism for enhanced reliability. The approach was verified by simulations in a 0.35 mum CMOS technology
Keywords :
biomedical electronics; capacitors; integrated circuit reliability; neuromuscular stimulation; prosthetics; 0.35 micron; CMOS technology; blocking capacitors; failure checking; functional electrical stimulation; implantable stimulators; CMOS technology; Capacitors; Circuit testing; Condition monitoring; Educational institutions; Electrodes; Impedance; Implants; Integrated circuit testing; Life estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692667
Filename :
1692667
Link To Document :
بازگشت