DocumentCode :
2532179
Title :
Optimization of a sigma-delta modulator by the use of a slow ADC
Author :
Gosslau, A. ; Gottwald, A.
Author_Institution :
Fakultaet fuer Elektrotechnik, Univ. der Bundeswehr Muenchen, Neubiberg, West Germany
fYear :
1988
fDate :
7-9 June 1988
Firstpage :
2317
Abstract :
A 1-bit sigma-delta modulator with a loop delay t/sub dl/ (conversion time of the analog-to-digital converter, or ADC) is considered. Its idle channel pattern, which is calculated by using the modified z-transform, is influenced by the loop delay time. An optimization of this delay time yields a minimized signal power at the input of the quantizer and an improved signal-to-noise ratio at the output of the sigma-delta modulator. Optimum performance is achieved for t/sub dl/=0.25 (T=sample period). Numerous simulations verify these results. It is concluded that the use of a slow ADC can be advantageous.<>
Keywords :
analogue-digital conversion; delta modulation; optimisation; idle channel pattern; improved signal-to-noise ratio; loop delay time; minimized signal power; modified z-transform; optimization; performance; sigma-delta modulator; simulations; slow ADC; Delay effects; Delta modulation; Delta-sigma modulation; Digital filters; Digital modulation; Digital signal processing; Feedback loop; Modulation coding; Sampling methods; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo, Finland
Type :
conf
DOI :
10.1109/ISCAS.1988.15408
Filename :
15408
Link To Document :
بازگشت