DocumentCode :
2532510
Title :
System-level verification on high-level synthesis of dataflow graph
Author :
Chiang, Tsung-Hsi ; Dung, Lan-Rong
Author_Institution :
Dept. of Electr. & Control Eng., National Chiao Tung Univ., Hsinchu
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This paper presents a system-level verification algorithm using the Petri net theory to detect design errors for high-level synthesis of dataflow graphs. Typically, given a dataflow graph and a set of architectural constraints, the high-level synthesis performs algorithmic transformation and produces the optimal scheduling. How to verify the correctness of high-level synthesis becomes a key issue before mapping the synthesis results onto silicon. Many tools exist for RTL design, but few for high-level synthesis. Instead of applying Boolean algebra, this paper adopts the Petri net theory to verify the correctness of the synthesis result. Herein, we propose three approaches to realize the Petri net based formal verification algorithm and identify the best one that outperforms the others in terms of processing speed and resource usage
Keywords :
Petri nets; data flow graphs; formal verification; high level synthesis; Boolean algebra; Petri net theory; RTL design; Si; algorithmic transformation; dataflow graph; formal verification algorithm; high-level synthesis; optimal scheduling; system-level verification; Control engineering; Flow graphs; Formal verification; High level synthesis; Law; Legal factors; Matrix converters; Optimal scheduling; Processor scheduling; Scheduling algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692708
Filename :
1692708
Link To Document :
بازگشت