Title :
Voltage dependent gate capacitance and its impact in estimating power and delay of CMOS digital circuits with low supply voltage
Author :
Nose, Koichi ; Chae, Soo-lk ; Sakurai, Takayasu
Author_Institution :
Inst. of Ind. Sci., Tokyo Univ., Japan
Abstract :
Gate capacitance has complex voltage dependency on terminal voltages but the impact of this voltage dependency of gate capacitance on power and delay has not been fully investigated, especially, in low-voltage, low-power designs. Introducing an effective gate capacitance, CG,eff it is shown that the power and delay of CMOS digital circuit can be estimated accurately. CG,eff is a strong function of VTH/VDD and VTH/VDD tends to increase in low-voltage region. Hence, the effective capacitance relative to oxide capacitance, COX, is decreasing in low-voltage, low-power designs. Therefore, considering CG,eff in accurate power and delay estimation becomes more important in the future.
Keywords :
CMOS digital integrated circuits; capacitance; circuit CAD; delay estimation; integrated circuit design; logic CAD; low-power electronics; CMOS digital circuits; delay estimation; low supply voltage; low-power designs; oxide capacitance; power estimation; terminal voltages; voltage dependent gate capacitance; CMOS digital integrated circuits; Capacitance; Character generation; Delay estimation; Digital circuits; Inverters; Low voltage; MOSFET circuits; Permission; Threshold voltage;
Conference_Titel :
Low Power Electronics and Design, 2000. ISLPED '00. Proceedings of the 2000 International Symposium on
Print_ISBN :
1-58113-190-9
DOI :
10.1109/LPE.2000.155286