Title :
Moore´s Law and Beyond: Electronic Design Challenges
Author :
Abraham, Jacob A.
Author_Institution :
Integrated Circuits & Syst. Group, Univ. of Texas at Austin, Austin, TX, USA
Abstract :
CMOS integrated circuit technology is expected to scale down for a few more technology nodes, enabling several billion transistors on a single chip. New technologies are now being explored as potential successors to CMOS. This talk will explore the challenges in electronic design, both with the next generations of CMOS technology and with potential new replacements. The challenges include high-level and hierarchical design approaches with abstractions for the building blocks to deal with the increasing complexities and new technologies. Designs need to trade off between performance and power. New techniques need to be developed to deal with the complexity of design verification and the problems of testing for subtle defects after manufacture. Other challenges include the need to deal with analog and RF blocks in a system, as well as the need to potentially include mechanical, chemical and biological elements for sensors. Finally, the question needs to be raised whether we are making the best use of the computational elements we have.
Keywords :
CMOS integrated circuits; integrated circuit design; CMOS integrated circuit technology; Moore´s Law; RF blocks; analog blocks; electronic design; hierarchical design approaches; high-level design approaches; CMOS integrated circuits; CMOS technology; Chemical elements; Complexity theory; Computers; Electric potential; Jacobian matrices;
Conference_Titel :
Electronic System Design (ISED), 2010 International Symposium on
Conference_Location :
Bhubaneswar
Print_ISBN :
978-1-4244-8979-4
Electronic_ISBN :
978-0-7695-4294-2
DOI :
10.1109/ISED.2010.58