DocumentCode :
2534210
Title :
Power Reduction in Embedded System on FPGA Using on the Fly Partial Reconfiguration
Author :
Bhandari, Sheetal U. ; Subbaraman, Shaila ; Pujari, Shashank
Author_Institution :
Int. Inst. of Inf. Technol., Pune, India
fYear :
2010
fDate :
20-22 Dec. 2010
Firstpage :
77
Lastpage :
80
Abstract :
The realm of embedded systems is quite large and is predominantly carried out around the general purpose processor and microcontrollers. The present-day FPGA provides a platform that supports both processor and custom logic requirements. Reconfigurable technologies provide designers the opportunity to diminish the life-cycle into processor creation. New emerging capabilities in Field Programmable Gate Array (FPGA), including improvements in time delays, and cost per unit device, are enabling-us to incorporate these devices in several designs as reconfigurable embedded processors. New Electronic-Design-Automation (EDA) tools, allow us to construct rapid prototypes of Systems-on-a-Chip in a very mature way. The design is realized into hardware-software co-design environments, and the use of soft-cores like processor and peripherals reduces drastically the development cycle. Till date microcontrollers have an edge over the FPGA in terms of power. In order to enable use of FPGA in low power-embedded system a novel method of power management using on the fly partial reconfiguration is demonstrated in this paper. considerable amount of power saving is observed and presented here.
Keywords :
electronic design automation; embedded systems; field programmable gate arrays; hardware-software codesign; integrated circuit design; system-on-chip; FPGA; electronic design automation tools; embedded system; field programmable gate array; fly partial reconfiguration; hardware-software codesign; power reduction; power saving; reconfigurable embedded processor; soft cores like processor; systems-on-chip; Clocks; Embedded systems; Field programmable gate arrays; Filtering; Power demand; Power dissipation; Streaming media; Power management in FPGA; System on programmable chip; difference based partial reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2010 International Symposium on
Conference_Location :
Bhubaneswar
Print_ISBN :
978-1-4244-8979-4
Electronic_ISBN :
978-0-7695-4294-2
Type :
conf
DOI :
10.1109/ISED.2010.23
Filename :
5715153
Link To Document :
بازگشت