DocumentCode :
2534533
Title :
Regular array of nanometer-scale devices performing logic operations with fault-tolerance capability
Author :
Schmid, Alexandre ; Leblebici, Yusuf
Author_Institution :
Microelectron. Syst. Lab., Swiss Fed. Inst. of Technol., Lausanne, Switzerland
fYear :
2004
fDate :
16-19 Aug. 2004
Firstpage :
399
Lastpage :
401
Abstract :
This paper addresses the functional robustness and fault-tolerance capability of very-deep submicron CMOS and single-electron transistor (SET) circuits. A four-layer circuit architecture is proposed, and a set of guidelines is identified for the design of very high-density digital systems using inherently unreliable and error-prone devices. The proposed architecture is based on the principle of graceful degradation of circuit performance allowing recovery of information, where classical circuits would fail. The integration of the proposed architecture is shown as a regular and compact PLA-style design, allowing the adaptability of the redundancy factor.
Keywords :
CMOS logic circuits; fault tolerance; integrated circuit design; integrated circuit reliability; logic design; nanoelectronics; redundancy; single electron transistors; circuit performance; error-prone devices; fault-tolerance capability; four-layer circuit architecture; functional robustness; high-density digital systems; integrated circuit design; logic design; logic operations; nanometer-scale devices; recovery; redundancy factor; regular array; single-electron transistor circuits; submicron CMOS technology; CMOS logic circuits; Degradation; Digital systems; Fault tolerance; Guidelines; Logic arrays; Logic devices; Nanoscale devices; Robustness; Single electron transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology, 2004. 4th IEEE Conference on
Print_ISBN :
0-7803-8536-5
Type :
conf
DOI :
10.1109/NANO.2004.1392363
Filename :
1392363
Link To Document :
بازگشت