DocumentCode :
2534624
Title :
Harmonics and common mode voltage reduction in multilevel SPWM technique
Author :
Chaturvedi, P.K. ; Jain, Shailendra ; Agrawal, Pramod
Author_Institution :
Electr. Eng. Dept., Nat. Inst. of Technol., Bhopal
Volume :
2
fYear :
2008
fDate :
11-13 Dec. 2008
Firstpage :
447
Lastpage :
452
Abstract :
Conventional 2-level PWM inverters generate high dv/dt and high frequency common mode voltages which is very harmful in electric drives applications. It may damage motor bearings, conducted electromagnetic interferences, and malfunctioning of electronic equipments. This paper presents the simple methods to control the harmonics as well as common mode voltages in multilevel inverters using different structures of sine-triangle comparison method such as phase disposition (PD), phase opposition disposition (POD), and common mode voltage off-set voltage addition method. Simulation results obtained in Matlab/Power System Blockset toolbox confirms the effectiveness of these simple methods to control common mode voltages. Experimental results presented have been obtained using dSpace 1104.
Keywords :
PWM power convertors; motor drives; power conversion harmonics; voltage control; Matlab/power system blockset toolbox; common mode voltage control; electric drives applications; electromagnetic interferences; electronic equipments; harmonics control; motor bearings; multilevel SPWM inverters; Diodes; Frequency; Power harmonic filters; Power system harmonics; Power system simulation; Pulse width modulation; Pulse width modulation inverters; Space vector pulse width modulation; Switches; Voltage control; Common Mode Voltage; Harmonics; Multilevel Inverter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference, 2008. INDICON 2008. Annual IEEE
Conference_Location :
Kanpur
Print_ISBN :
978-1-4244-3825-9
Electronic_ISBN :
978-1-4244-2747-5
Type :
conf
DOI :
10.1109/INDCON.2008.4768765
Filename :
4768765
Link To Document :
بازگشت