DocumentCode :
2535213
Title :
Modeling and analysis of PSRR in analog PWM class D amplifiers
Author :
Tong Ge ; Chang, Joseph S. ; Wei Shu
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
fYear :
2006
fDate :
21-24 May 2006
Abstract :
In this paper, we propose and derive a linear model of a closed-loop PWM class D amplifier (CDA) to model its power supply rejection ratio (PSRR). On the basis of the proposed model, we derive a simple expression that depicts the effects of 3 critical parameters on PSRR: the gain of the integrator, the gain of the PWM stage and the feedback factor. We recommend, from a practical viewpoint, that the first and third parameters be increased if higher PSRR is desired. We validate our model and analysis on the basis of HSPICE simulations and on experimental measurements. Our model and analysis are useful as they provide insight to a CDA designer, in particular how various parameters may be varied/compromised to meet a given set of PSRR specifications
Keywords :
analogue circuits; power amplifiers; power supply circuits; pulse width modulation; CDA designer; HSPICE simulations; PSRR specifications; PWM amplifiers; analog amplifiers; class D amplifier; closed-loop amplifier; linear model; power amplifier; power supply rejection ratio; Analytical models; Digital modulation; Feedback; Hardware; High power amplifiers; Mathematical model; Power engineering and energy; Power supplies; Pulse width modulation; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692853
Filename :
1692853
Link To Document :
بازگشت