Title :
Architectural study of reconfigurable photonic Networks-on-Chip for multi-core processors
Author :
Debaes, C. ; Artundo, I. ; Heirman, W. ; Loperena, M. ; Van Campenhout, J. ; Thienpont, H.
Author_Institution :
Dept. of Appl. Phys. & Photonics, Vrije Univ. Brussel, Brussels, Belgium
Abstract :
Photonic Networks-on-Chip (NoCs) have become a promising route to interconnect processor cores on chip multiprocessors (CMP) in a power efficient way. Although several photonic NoC proposals exist, their use is limited to the communication of large data messages due to a relatively long set-up time for the photonic channels. In this work, we evaluate a reconfigurable photonic NoC in which the topology is adapted automatically to the evolving traffic situation. This way, long photonic channel set-up times can be tolerated which makes our approach more compatible in the context of shared-memory CMPs.
Keywords :
integrated optoelectronics; network-on-chip; optical interconnections; chip multiprocessors; interconnect processor cores; multi-core processors; reconfigurable photonic networks-on-chip; High speed optical techniques; Multicore processing; Network-on-a-chip; Optical devices; Optical interconnections; Optical resonators; Photonics; Proposals; Topology; Traffic control; Multiprocessor interconnection; Optical communication; Optical interconnections; Parallel architectures; Photonic switching systems; Reconfigurable architectures;
Conference_Titel :
LEOS Annual Meeting Conference Proceedings, 2009. LEOS '09. IEEE
Conference_Location :
Belek-Antalya
Print_ISBN :
978-1-4244-3680-4
Electronic_ISBN :
1092-8081
DOI :
10.1109/LEOS.2009.5343267