DocumentCode :
2535806
Title :
Digital post-correction of front-end track-and-hold circuits in ADCs
Author :
Harpe, Pieter ; Zanikopoulos, Athon ; Hegt, Hans ; Van Roermund, Arthur
Author_Institution :
Mixed-Signal Microelectron. Group, Eindhoven Univ. of Technol.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This paper presents the design of a digitally post-corrected open-loop front-end track-and-hold circuit for a pipelined ADC. An open-loop architecture has been selected to achieve high-speed and low power-consumption. Clock-boosting, resistive source-degeneration and cross-coupling are used to reduce low-order harmonic distortion. To further reduce distortion components in the open-loop circuit, a new digital post-correction algorithm is proposed together with a built-in self-measurement technique
Keywords :
analogue-digital conversion; harmonic distortion; low-power electronics; sample and hold circuits; built-in self-measurement technique; clock-boosting; digital post-correction algorithm; front-end track-and-hold circuits; low-order harmonic distortion; open-loop track-and-hold circuit; pipelined ADC; resistive source-degeneration; CMOS process; Circuit topology; Clocks; Frequency; Harmonic distortion; Linearity; Microelectronics; Paper technology; Pipelines; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692882
Filename :
1692882
Link To Document :
بازگشت