DocumentCode :
2537301
Title :
Exact hierarchical symbolic analysis of large analog networks using a general interconnection template
Author :
Ranjan, Mukesh ; Vemuri, Ranga
Author_Institution :
Dept. of ECE & CS, Cincinnati Univ., OH
fYear :
2006
fDate :
21-24 May 2006
Abstract :
The primary focus of this paper is the development of a hierarchical symbolic analysis method, which can be used to generate symbolic performance models (SPMs) for large parasitic-inclusive analog circuits. In this paper, a new exact hierarchical technique is proposed, where transfer functions (TF) are synthesized for a general interconnection template (GIT) of two subcircuits. Extremely efficient element-coefficient diagrams (ECD) are used for symbolic analysis of subcircuits. The results of TF-synthesis of a GIT, lead to the development of an easily automatable symbolic analysis method. The efficiency and scope of this method is then demonstrated on few common large analog networks
Keywords :
analogue circuits; network analysis; transfer functions; element-coefficient diagrams; general interconnection template; hierarchical symbolic analysis; large analog networks; symbolic performance models; transfer functions; Analog circuits; Circuit analysis; Circuit synthesis; Equations; Integrated circuit interconnections; Merging; Performance analysis; Scanning probe microscopy; Transfer functions; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692950
Filename :
1692950
Link To Document :
بازگشت