DocumentCode :
2538025
Title :
Silicon MOSFETs (conventional and non-traditional) at the scaling limit
Author :
Plummer, J.D.
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., CA, USA
fYear :
2000
fDate :
19-21 June 2000
Firstpage :
3
Lastpage :
6
Abstract :
Summary form only given. Scaling planar MOSFET devices has been the dominant technology option for the past three decades and it is likely that this trend will continue for another decade. Beyond that point, significant materials and device issues arise, which may open the door for alternative device structures. The "showstoppers" a decade hence include gate insulator scaling, shallow junction technology, short channel effects and off-state leakage current in devices with scaled threshold and power supply voltages. It has been shown in recent years (Frank et al, 1992; Auth and Plummer, 1997) that double-gated or vertical surround gate MOSFET structures can extend MOSFET scalability perhaps to channel lengths on the order of 20 nm. This is primarily because these new gate geometries provide tighter control of channel potentials than is the case in conventional planar MOSFETs. These alternative geometries do not however eliminate the gate oxide and parasitic resistance issues of extended scaling. In some respects they complicate these issues because, for example, gate dielectrics must now be grown on nonplanar surfaces. Perhaps more interesting than extended scaling, the vertical MOSFET configuration provides new device design options and opportunities for higher levels of functional integration. Since the channel is vertical, arbitrary doping profiles, heterojunctions and multiple devices can be grown epitaxially into the channel structure. Alternatively, once the pillars are formed, ion implantation can be used to create stacked N and P regions that implement complex functions.
Keywords :
MOSFET; dielectric thin films; doping profiles; electric resistance; ion implantation; leakage currents; semiconductor heterojunctions; technological forecasting; 20 nm; MOSFET scalability; SiO/sub 2/-Si; arbitrary doping profiles; channel length; channel potential control; channel structure; device design; device issues; device structures; double-gated MOSFET structures; epitaxial growth; extended scaling; functional integration; gate dielectrics; gate geometries; gate insulator scaling; gate oxide; heterojunctions; ion implantation; materials issues; multiple devices; nonplanar surfaces; off-state leakage current; parasitic resistance; pillar formation; planar MOSFET device scaling; planar MOSFETs; scaled power supply voltage; scaled threshold voltage; scaling limit; shallow junction technology; short channel effects; silicon MOSFETs; stacked N regions; stacked P regions; vertical MOSFET configuration; vertical channel; vertical surround gate MOSFET structures; Dielectrics; Geometry; Insulation; Leakage current; MOSFETs; Power supplies; Scalability; Silicon on insulator technology; Surface resistance; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2000. Conference Digest. 58th DRC
Conference_Location :
Denver, CO, USA
Print_ISBN :
0-7803-6472-4
Type :
conf
DOI :
10.1109/DRC.2000.877067
Filename :
877067
Link To Document :
بازگشت