DocumentCode :
2538318
Title :
Virtual self-timed blocks for systems-on-chip
Author :
Chen, Yuan ; Xia, Fei ; Yakovlev, Alex
Author_Institution :
Asynchronous Syst. Lab., Newcastle upon Tyne Univ.
fYear :
2006
fDate :
21-24 May 2006
Abstract :
Intellectual properties (IP cores) are widely used as pre-designed and reusable units in various system-on-chip (SOC) designs, but their integration has presented difficulties for system designers. In this paper, we propose an approach to better reuse IP cores while maintain energy efficiency for SOC systems. Here we employ a so called self-timed event processor (STEP) to make each IP core into a virtual self-timed block. Much of the IP cores´ pre-designed properties can be preserved and the new SOC systems that use virtual self-timed blocks can be more energy efficient. A MATLAB based investigation is carried out on an example STEP processor
Keywords :
coprocessors; integrated circuit design; mathematics computing; system-on-chip; MATLAB; predesigned properties; reusable IP cores; self-timed event processor; systems-on-chip; virtual self-timed blocks; Clocks; Consumer electronics; Coprocessors; Digital circuits; Energy efficiency; Laboratories; MATLAB; Resource management; Signal design; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1692998
Filename :
1692998
Link To Document :
بازگشت