DocumentCode :
2539166
Title :
Single electron memory utilizing nano-crystalline Si over short-channel silicon-on-insulator transistors
Author :
Hinds, B.J. ; Dutta, A. ; Yun, F. ; Yamanaka, T. ; Hatanani, S. ; Oda, S.
Author_Institution :
Res. Center for Quantum Effect Electron., Tokyo Inst. of Technol., Japan
fYear :
2000
fDate :
19-21 June 2000
Firstpage :
151
Lastpage :
152
Abstract :
A promising approach for high density/low power consumption memory devices is to store a single charge in a nano-scale memory node, which affects electron transport in a nearby channel. Advantages of this design are room temperature operation and self limiting charge storage by Coulomb repulsion. Two notable approaches to this concept are nanocrystalline-Si (nc-Si) acting as a floating gate in a large area MOSFET (Tiwari et al., 1996) and a single polysilicon dot defined by e-beam lithography over a narrow SOI channel (Guo et al., 1997). A device which is sensitive to a single charge while using a method of nc-Si dot fabrication that is scalable to VLSI is required. Single electron memory devices based on two approaches of forming nc-Si with large area deposition processes are reported here. To make the active region of the device sensitive to a single charged dot, narrow channels (40 nm length by 30 nm width) are defined by e-beam lithography of thin (20 nm) SOI. The first approach for nc-Si synthesis is gas phase nucleation and growth by pulsed-source remote PECVD, which form 8/spl plusmn/1 nm diameter nc-Si dots (Ifuku et al., 1997). The second approach for scalable nc-Si formation is to deposit a thin film of SiO/sub x/ (x<2). Annealing of this film results in high density 3-8 nm nc-Si dots isolated from each other by a SiO/sub 2/ tunnel barrier (Hamasaki et al., 1978).
Keywords :
annealing; electron beam lithography; elemental semiconductors; nanostructured materials; nanotechnology; nucleation; plasma CVD; semiconductor quantum dots; semiconductor storage; silicon; single electron transistors; 20 nm; 3 to 8 nm; 30 nm; 40 nm; 7 to 9 nm; Coulomb repulsion; Si; Si-SiO/sub 2/; SiO/sub 2/ tunnel barrier isolation; SiO/sub x/ thin film; VLSI scalability; annealing; channel electron transport; device active region; device sensitivity; e-beam lithography; gas phase nucleation; large area MOSFET; large area deposition processes; memory density; memory devices; nano-crystalline Si; nano-scale memory node; nanocrystalline-Si floating gate action; narrow SOI channel; nc-Si dot fabrication; nc-Si dots; power consumption; pulsed-source remote PECVD; room temperature operation; scalable nc-Si formation; self limiting charge storage; short-channel silicon-on-insulator transistors; single charge storage; single charged dot; single electron memory; single electron memory devices; single polysilicon dot; Energy consumption; Fabrication; Lithography; MOSFET circuits; Nanoscale devices; Nonvolatile memory; Single electron memory; Sputtering; Temperature; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2000. Conference Digest. 58th DRC
Conference_Location :
Denver, CO, USA
Print_ISBN :
0-7803-6472-4
Type :
conf
DOI :
10.1109/DRC.2000.877127
Filename :
877127
Link To Document :
بازگشت