DocumentCode :
2539724
Title :
Low-power mechanism with power block management
Author :
Chao, Kuo-Chuan ; Chen, Kuan-Hung ; Chu, Yuan-Sun ; Guo, Jiun-In
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chia-Yi
fYear :
2006
fDate :
21-24 May 2006
Abstract :
In this paper, a low power mechanism with power block management is proposed to reduce the power consumption in DSP chips. Because the digital signal processing (DSP) chips use many functional units in the data-path to achieve parallel processing, the unnecessary functional units are also executed simultaneously, and they dissipate the power. In the paper, we classify the types of instruction sets based on their data flow in the DSP to generate the control signals which active the necessary units in their data-path. The mechanism is called power block management (PBM). We employ particular guarded circuits in the different situations to avoid the actions of unnecessary functional units so as to reduce the power dissipation. The experimental results show that the power consumption can be saved about 14% at the cost of less than 2.7% area increment
Keywords :
digital signal processing chips; instruction sets; integrated circuit design; logic design; low-power electronics; parallel processing; power supply circuits; DSP chips; data flow; digital signal processing chips; instruction sets; parallel processing; power block management; power consumption; Costs; Decoding; Digital signal processing; Digital signal processing chips; Energy consumption; Energy management; Instruction sets; Logic circuits; Parallel processing; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693064
Filename :
1693064
Link To Document :
بازگشت