DocumentCode :
2540144
Title :
Direct extraction of interface trap states from the low frequency gate C-V characteristics of MOS devices with ultrathin high-К gate dielectrics
Author :
Satter, M. ; Haque, A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bangladesh Univ. of Eng. & Technol., Dhaka
fYear :
2008
fDate :
20-22 Dec. 2008
Firstpage :
158
Lastpage :
161
Abstract :
A simple but accurate Dit extraction technique has been proposed from low frequency C-V characteristics of MOS devices with ultrathin high-K gate dielectrics. The proposed method incorporates quantum mechanical effect with wave function penetration for theoretical calculation of MOS electrostatics. Fermi-Dirac distribution function and the effect of finite temperature have also been included in the proposed technique. The extraction technique has been applied to different simulated devices with different Dit profiles. Excellent agreement has been found between extracted and actual Dit profiles.
Keywords :
MIS devices; high-k dielectric thin films; interface states; quantum theory; C-V characteristics; Fermi-Dirac distribution function; MOS devices; extraction technique; interface trap states; low frequency gate; quantum mechanical effect; ultrathin high-K gate dielectrics; wave function penetration; Capacitance-voltage characteristics; Computer interfaces; Dielectric devices; Frequency; MOS devices; Photonic band gap; Poisson equations; Quantum capacitance; Quantum mechanics; Wave functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. ICECE 2008. International Conference on
Conference_Location :
Dhaka
Print_ISBN :
978-1-4244-2014-8
Electronic_ISBN :
978-1-4244-2015-5
Type :
conf
DOI :
10.1109/ICECE.2008.4769192
Filename :
4769192
Link To Document :
بازگشت