DocumentCode :
2540371
Title :
Sampled analog architecture for 2-D DCT
Author :
Thakkar, Chintan ; Dhar, Anindya Sundar
Author_Institution :
Dept. of Electron. & Electr. Comput. Eng., IIT, Kharagpur
fYear :
2006
fDate :
21-24 May 2006
Abstract :
This paper describes a sampled analog architecture for computing 2D DCT of an 8 times 8 image block using switched capacitor principle, with capacitance switching. The input sample stream is applied to a bank of capacitors and multiplied by all the deduced 2D DCT coefficients simultaneously using capacitor ratios. These capacitors are switched concurrently with the help of a switching matrix, to realize switched capacitor integrators for performing necessary addition/subtraction. The complexities of the circuitous two-step 2D DCT involving two separate 1D DCTs have been removed. Proposed architecture is regular, flexible and can be used as building block for real-time image and video compression, with the same accuracy as its digital counterpart
Keywords :
data compression; discrete cosine transforms; image sampling; integrating circuits; switched capacitor networks; video signal processing; 2D DCT; capacitance switching; capacitor ratios; image compression; sampled analog architecture; switched capacitor integrators; switching matrix; video compression; Analog computers; Capacitors; Computer architecture; DH-HEMTs; Discrete cosine transforms; Image coding; Switches; Switching circuits; Very large scale integration; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693098
Filename :
1693098
Link To Document :
بازگشت