DocumentCode :
2540560
Title :
Performance Evaluation of Three-Level Z-Source Inverters Under Semiconductor Failure Conditions
Author :
Gao, E ; Loh, P.C. ; Vilathgamuwa, D.M. ; Blaabjerg, Frede
Author_Institution :
School of Electrical and Electronic Engineering, Nanyang Technological University, Nanyang Avenue, Singapore 639798. Email: gaof0001@ntu.edu.sg
fYear :
2007
fDate :
Feb. 25 2007-March 1 2007
Firstpage :
626
Lastpage :
632
Abstract :
This paper proposes various compensation methods for three-level Z-source inverters under semiconductor failure conditions. Unlike the traditional fault tolerant techniques in three-level inverter by using either an additional phase-leg or collective switching states, the proposed methods simply reconfigure the gating signals in order to tolerate the failed semiconductor devices without significantly decreasing the ac output quality and amplitude by properly using the inherent boost characteristic of Z-source network. In addition, the Z-source dual inverters can maintain the zero common mode voltage under semiconductor failure conditions, which is the unique characteristic attained by the dual inverters only. Lastly, all theoretical findings are verified in PLECS simulations.
Keywords :
Degradation; Electromagnetic interference; Fault tolerance; Inverters; Paper technology; Power engineering and energy; Power system stability; Switches; Topology; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Power Electronics Conference, APEC 2007 - Twenty Second Annual IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
1048-2334
Print_ISBN :
1-4244-0713-3
Type :
conf
DOI :
10.1109/APEX.2007.357580
Filename :
4195784
Link To Document :
بازگشت