Title :
Dynamically variable line-size cache exploiting high on-chip memory bandwidth of merged DRAM/logic LSIs
Author :
Inoue, Koji ; Kai, Koji ; Murakami, Kazuaki
Author_Institution :
Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
Abstract :
This paper proposes a novel cache architecture suitable for merged DRAM/logic LSIs, which is called “dynamically variable line-size cache (D-VLS cache)”. The D-VLS cache can optimize its line-size according to the characteristic of programs, and attempts to improve the performance by exploiting the high on-chip memory bandwidth. In our evaluation, it is observed that the performance improvement achieved by a direct-mapped D-VLS cache is about 27%, compared to a conventional direct-mapped cache with fixed 32-byte lines
Keywords :
DRAM chips; cache storage; large scale integration; memory architecture; performance evaluation; dynamically variable line-size cache; high on-chip memory bandwidth; merged DRAM/logic LSIs; Bandwidth; Logic; Random access memory; Terminology;
Conference_Titel :
High-Performance Computer Architecture, 1999. Proceedings. Fifth International Symposium On
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-0004-8
DOI :
10.1109/HPCA.1999.744366