DocumentCode :
2540871
Title :
Process tolerant calibration circuit for PLL applications with BIST
Author :
Diduck, Quentin ; Liobe, John ; Ali, Sadeka ; Margala, Martin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Rochester, NY
fYear :
2006
fDate :
21-24 May 2006
Lastpage :
2480
Abstract :
A process-invariant calibration circuit, capable of correcting performance errors in charge-pump based PLLs is described. Process variations detrimentally affect all building blocks of standard PLL architectures. Utilizing a novel ADC, these variations are sensed and corrected. The self-calibration circuitry is non-intrusive and requires minimal area and power overhead. A case study of a 2.4GHz ring VCO-based PLL designed in a TSMC´s 0.18mum CMOS mixed-signal technology is given. The calibration circuitry is able to sense and calibrate under all four process corners as well as detect under high temperature conditions
Keywords :
CMOS integrated circuits; UHF integrated circuits; analogue-digital conversion; built-in self test; calibration; mixed analogue-digital integrated circuits; phase locked loops; voltage-controlled oscillators; 0.18 micron; 2.4 GHz; ADC; BIST; CMOS mixed-signal technology; PLL applications; charge-pump; process tolerant calibration circuit; process-invariant calibration circuit; ring VCO-based PLL; Built-in self-test; Calibration; Circuits; Frequency conversion; Frequency synthesizers; Phase frequency detector; Phase locked loops; Temperature sensors; Testing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location :
Island of Kos
Print_ISBN :
0-7803-9389-9
Type :
conf
DOI :
10.1109/ISCAS.2006.1693125
Filename :
1693125
Link To Document :
بازگشت