DocumentCode
2542002
Title
Power efficient sequential multiplication using pre-computation
Author
Javaheri, M.R. ; Sedaghati-Mokhtari, N. ; Afzali-Kusha, Ali
Author_Institution
Sch. of Electr. & Comput. Eng., Tehran Univ.
fYear
2006
fDate
21-24 May 2006
Abstract
A pre-computation based technique to lower the power consumption of sequential multipliers is presented. This technique also speeds up the multiplication by reducing the number of clock ticks required to complete a multiplication. The proposed technique may be applied to different sequential multiplication schemes. The benchmark data is extracted from typical DSP applications to show the efficiency of the proposed technique in the domain of DSP computations in which the low power computing is of rapidly increasing importance. The results show an average of 25% reduction in the switching activity and 30% reduction in the clock tick count, compared to sequential multipliers without this technique
Keywords
clocks; multiplying circuits; sequential circuits; clock tick count; power consumption; sequential multiplication; sequential multipliers; Adders; Arithmetic; CMOS technology; Circuits; Clocks; Digital signal processing; Encoding; Energy consumption; Nanoelectronics; Power engineering computing;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2006. ISCAS 2006. Proceedings. 2006 IEEE International Symposium on
Conference_Location
Island of Kos
Print_ISBN
0-7803-9389-9
Type
conf
DOI
10.1109/ISCAS.2006.1693183
Filename
1693183
Link To Document