Title :
Proposed DPWM Scheme with Improved Resolution for Switching Power Converters
Author :
Qiu, Yang ; Li, Jian ; Xu, Ming ; Ha, Dong S. ; Lee, Fred C.
Author_Institution :
Center for Power Electronics Systems, Virginia Polytechnic Institute and State University, Blacksburg, VA 24061 USA
fDate :
Feb. 25 2007-March 1 2007
Abstract :
Because of the need to eliminate the limit-cycle oscillations, a high-resolution DPWM scheme is mandatory, especially for the applications with high switching frequency and tight output regulation. Therefore, the dual-clock DPWM scheme is proposed in this paper. With two relative low frequency clocks, a much higher equivalent frequency is achieved for the DPWM; hence, the DPWM resolution is increased. With the proposed scheme, it is possible to implement the DPWM without delay lines even for high-frequency converters, which reduces the cost for the digital controller significantly. Experiment results based on a 300-kHz buck converter verify the improvement.
Keywords :
Buck converters; Communication system control; Costs; Delay; Digital control; Frequency; Limit-cycles; Quantization; Switching converters; Tracking loops; Limit cycle oscillation; digital control; dual-clock DPWM;
Conference_Titel :
Applied Power Electronics Conference, APEC 2007 - Twenty Second Annual IEEE
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
1-4244-0713-3
DOI :
10.1109/APEX.2007.357729