DocumentCode :
2544436
Title :
Low-Power High-Speed 180-nm CMOS Clock Drivers
Author :
Enomoto, Tadayoshi ; Nagayama, Suguru ; Kobayashi, Nobuaki
Author_Institution :
Chuo Univ., Tokyo
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
126
Lastpage :
127
Abstract :
The power dissipation (PT) and delay time (tdT) of a CMOS clock driver were minimized. Eight test circuits, each of which has 2 two-stage clock drivers, and a register array were fabricated using 0.18-mum CMOS technology. The first and second stages of the driver consisted of a single inverter and m inverters, respectively, and the register array stage was constructed with N delay flip-flops (D-FFs). A single inverter in the second stage drove N/m D-FFs where N was fixed at 40 and m varied from 1 to 40. Minimum PT and tdT were 251 muW and 0.640 ns, respectively and were both obtained at an m of 8. These values were 48.6% and 29.4% of maximum PT and tdT respectively. Simulated and measured results agreed well with these SPICE simulated results.
Keywords :
CMOS logic circuits; clocks; driver circuits; low-power electronics; 0.18 micron; 0.640 ns; 251 muW; CMOS clock drivers; CMOS technology; delay flip-flops; delay time; power dissipation; register array; CMOS technology; Circuit testing; Clocks; Delay effects; Driver circuits; Flip-flops; Inverters; Power dissipation; Registers; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.357973
Filename :
4196019
Link To Document :
بازگشت