DocumentCode :
254488
Title :
Design of a 4 GS/s radix-1.75 single channel pipeline ADC in 28 nm CMOS technology with foreground calibration
Author :
Lang, F. ; Grozing, M. ; Berroth, M.
Author_Institution :
Inst. of Electr. & Opt. Commun. Eng., Univ. of Stuttgart, Stuttgart, Germany
fYear :
2014
fDate :
10-12 Dec. 2014
Firstpage :
87
Lastpage :
90
Abstract :
This paper describes the architecture and schematic design of a 4 GS/s radix-1.75 pipeline ADC in 28 nm CMOS technology. Due to large mismatch effects, a foreground calibration procedure with characterization of the transfer functions of the single pipeline stages is necessary. The gained information is used in a pure digital backend calculation. This allows increasing the effective resolution to values above 6 bit up to the Nyquist-frequency. The converters maximum power consumption is 65 mW and the FOM is below 254 fJ per conversion step.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; CMOS technology; Nyquist-frequency; foreground calibration procedure; pure digital backend calculation; radix-1.75 single channel pipeline ADC; schematic design; single pipeline stages; size 28 nm; transfer functions; CMOS integrated circuits; Calibration; Clocks; MOSFET; Mathematical model; Noise; Pipelines; ADC; CMOS; calibration; pipeline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2014 14th International Symposium on
Conference_Location :
Singapore
Type :
conf
DOI :
10.1109/ISICIR.2014.7029474
Filename :
7029474
Link To Document :
بازگشت