DocumentCode :
2545660
Title :
A Parameterized Architecture Model in High Level Synthesis for Image Processing Applications
Author :
Dong, Yazhuo ; Dou, Yong
Author_Institution :
Dept. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha
fYear :
2007
fDate :
23-26 Jan. 2007
Firstpage :
523
Lastpage :
528
Abstract :
Most image processing applications are computationally intensive and data intensive. Reconfigurable hardware boards provide a convenient and flexible solution to speed up these algorithms. To get a high performance design without going through the time-consuming hardware design process for each different algorithm, we present a universal parameterized architecture in high level synthesis to generate the hardware frames for all image processing applications automatically. The value of the parameters which decide the target architecture can be obtained from the compiler. The algorithm how to get these parameters is also discussed in this paper.
Keywords :
high level synthesis; image processing; reconfigurable architectures; high level synthesis; image processing applications; parameterized architecture; reconfigurable hardware boards; Algorithm design and analysis; Application software; Computer architecture; Discrete Fourier transforms; Field programmable gate arrays; Hardware design languages; High level synthesis; Image processing; Random access memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. ASP-DAC '07. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
1-4244-0629-3
Electronic_ISBN :
1-4244-0630-7
Type :
conf
DOI :
10.1109/ASPDAC.2007.358039
Filename :
4196085
Link To Document :
بازگشت